

### INTEGRATED CIRCUITS

# DATA SHEET

74HC00; 74HCT00 Quad 2-input NAND gate

Product specification Supersedes data of 1997 Aug 26 2003 Jun 30







### **Quad 2-input NAND gate**

74HC00; 74HCT00

#### **FEATURES**

- Complies with JEDEC standard no. 8-1A
- ESD protection:

HBM EIA/JESD22-A114-A exceeds 2000 V MM EIA/JESD22-A115-A exceeds 200 V

• Specified from -40 to +85 °C and -40 to +125 °C.

#### **DESCRIPTION**

The 74HC00/74HCT00 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC00/74HCT00 provide the 2-input NAND function.

#### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb} = 25 \, ^{\circ}C$ ;  $t_r = t_f = 6 \, \text{ns}$ .

| SYMBOL                             | PARAMETER                              | CONDITIONS                                  | TYP    | UNIT    |      |
|------------------------------------|----------------------------------------|---------------------------------------------|--------|---------|------|
|                                    | FARAIVIETER                            | CONDITIONS                                  | 74HC00 | 74HCT00 | UNII |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay nA, nB to nY         | $C_L = 15 \text{ pF}; V_{CC} = 5 \text{ V}$ | 7      | 10      | ns   |
| C <sub>I</sub>                     | input capacitance                      |                                             | 3.5    | 3.5     | pF   |
| C <sub>PD</sub>                    | power dissipation capacitance per gate | notes 1 and 2                               | 22     | 22      | pF   |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

$$P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$$
 where:

 $f_i$  = input frequency in MHz;

f<sub>o</sub> = output frequency in MHz;

C<sub>L</sub> = output load capacitance in pF;

V<sub>CC</sub> = supply voltage in Volts;

N = total load switching outputs;

 $\Sigma(C_L \times V_{CC}^2 \times f_o)$  = sum of the outputs.

2. For 74HC00 the condition is  $V_I = GND$  to  $V_{CC}$ .

For 74HCT00 the condition is  $V_I = GND$  to  $V_{CC} - 1.5 V$ .

#### **FUNCTION TABLE**

See note 1.

| INF | PUT | OUTPUT |
|-----|-----|--------|
| nA  | nB  | nY     |
| L   | L   | Н      |
| L   | Н   | Н      |
| Н   | L   | Н      |
| Н   | Н   | L      |

#### Note

1. H = HIGH voltage level;

L = LOW voltage level.



# Quad 2-input NAND gate

### 74HC00; 74HCT00

#### **ORDERING INFORMATION**

|             |                      |      | PACKAGE  |          |          |
|-------------|----------------------|------|----------|----------|----------|
| TYPE NUMBER | TEMPERATURE<br>RANGE | PINS | PACKAGE  | MATERIAL | CODE     |
| 74HC00N     | –40 to +125 °C       | 14   | DIP14    | plastic  | SOT27-1  |
| 74HCT00N    | –40 to +125 °C       | 14   | DIP14    | plastic  | SOT27-1  |
| 74HC00D     | –40 to +125 °C       | 14   | SO14     | plastic  | SOT108-1 |
| 74HCT00D    | –40 to +125 °C       | 14   | SO14     | plastic  | SOT108-1 |
| 74HC00DB    | –40 to +125 °C       | 14   | SSOP14   | plastic  | SOT337-1 |
| 74HCT00DB   | –40 to +125 °C       | 14   | SSOP14   | plastic  | SOT337-1 |
| 74HC00PW    | -40 to +125 °C       | 14   | TSSOP14  | plastic  | SOT402-1 |
| 74HCT00PW   | –40 to +125 °C       | 14   | TSSOP14  | plastic  | SOT402-1 |
| 74HC00BQ    | –40 to +125 °C       | 14   | DHVQFN14 | plastic  | SOT762-1 |
| 74HCT00BQ   | –40 to +125 °C       | 14   | DHVQFN14 | plastic  | SOT762-1 |

### **PINNING**

| PIN | SYMBOL          | DESCRIPTION    |  |  |  |  |  |
|-----|-----------------|----------------|--|--|--|--|--|
| 1   | 1A              | data input     |  |  |  |  |  |
| 2   | 1B              | data input     |  |  |  |  |  |
| 3   | 1Y              | data output    |  |  |  |  |  |
| 4   | 2A              | data input     |  |  |  |  |  |
| 5   | 2B              | data input     |  |  |  |  |  |
| 6   | 2Y              | data output    |  |  |  |  |  |
| 7   | GND             | ground (0 V)   |  |  |  |  |  |
| 8   | 3Y              | data output    |  |  |  |  |  |
| 9   | ЗА              | data input     |  |  |  |  |  |
| 10  | 3B              | data input     |  |  |  |  |  |
| 11  | 4Y              | data output    |  |  |  |  |  |
| 12  | 4A              | data input     |  |  |  |  |  |
| 13  | 4B              | data input     |  |  |  |  |  |
| 14  | V <sub>CC</sub> | supply voltage |  |  |  |  |  |



Fig.1 Pin configuration DIP14, SO14 and (T)SSOP14.

# Quad 2-input NAND gate

### 74HC00; 74HCT00









### Quad 2-input NAND gate

74HC00; 74HCT00

#### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL                          | PARAMETER                     | CONDITIONS                               | 74HC00 |      |                 |      | LINUT |                 |      |
|---------------------------------|-------------------------------|------------------------------------------|--------|------|-----------------|------|-------|-----------------|------|
| STIVIBUL                        | PARAMETER                     |                                          | MIN.   | TYP. | MAX.            | MIN. | TYP.  | MAX.            | UNIT |
| V <sub>CC</sub>                 | supply voltage                |                                          | 2.0    | 5.0  | 6.0             | 4.5  | 5.0   | 5.5             | V    |
| VI                              | input voltage                 |                                          | 0      | _    | V <sub>CC</sub> | 0    | _     | V <sub>CC</sub> | V    |
| Vo                              | output voltage                |                                          | 0      | _    | Vcc             | 0    | _     | Vcc             | V    |
| T <sub>amb</sub>                | operating ambient temperature | see DC and AC characteristics per device | -40    | +25  | +125            | -40  | +25   | +125            | °C   |
| t <sub>r</sub> , t <sub>f</sub> | input rise and fall times     | V <sub>CC</sub> = 2.0 V                  | _      | _    | 1000            | _    | _     | -               | ns   |
|                                 |                               | V <sub>CC</sub> = 4.5 V                  | _      | 6.0  | 500             | _    | 6.0   | 500             | ns   |
|                                 |                               | V <sub>CC</sub> = 6.0 V                  | _      | _    | 400             | _    | _     | _               | ns   |

#### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 60134); voltages are referenced to GND (ground = 0 V).

| SYMBOL                             | PARAMETER                      | CONDITIONS                                                                    | MIN. | MAX. | UNIT |
|------------------------------------|--------------------------------|-------------------------------------------------------------------------------|------|------|------|
| V <sub>CC</sub>                    | supply voltage                 |                                                                               | -0.5 | +7.0 | V    |
| I <sub>IK</sub>                    | input diode current            | $V_{I} < -0.5 \text{ V or } V_{I} > V_{CC} + 0.5 \text{ V}$                   | _    | ±20  | mA   |
| I <sub>OK</sub>                    | output diode current           | $V_{O} < -0.5 \text{ V or } V_{O} > V_{CC} + 0.5 \text{ V}$                   | _    | ±20  | mA   |
| Io                                 | output source or sink current  | $-0.5 \text{ V} < \text{V}_{\text{O}} < \text{V}_{\text{CC}} + 0.5 \text{ V}$ | _    | ±25  | mA   |
| I <sub>CC</sub> , I <sub>GND</sub> | V <sub>CC</sub> or GND current |                                                                               | _    | ±50  | mA   |
| T <sub>stg</sub>                   | storage temperature            |                                                                               | -65  | +150 | °C   |
| P <sub>tot</sub>                   | power dissipation              | $T_{amb} = -40 \text{ to } +125 ^{\circ}\text{C}; \text{ note } 1$            | _    | 500  | mW   |

#### Note

1. For DIP14 packages: above 70 °C derate linearly with 12 mW/K.

For SO14 packages: above 70 °C derate linearly with 8 mW/K.

For SSOP14 and TSSOP14 packages: above 60 °C derate linearly with 5.5 mW/K.

For DHVQFN14 packages: above 60 °C derate linearly with 4.5 mW/K.

# Quad 2-input NAND gate

74HC00; 74HCT00

#### **DC CHARACTERISTICS**

#### **Type 74HC00**

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| CVMDOL                 | DADAMETED                  | TEST CONDITIO                                                       | NS                  | MIN.  | TVD  | MAY   | UNIT |
|------------------------|----------------------------|---------------------------------------------------------------------|---------------------|-------|------|-------|------|
| SYMBOL                 | PARAMETER                  | OTHER                                                               | V <sub>CC</sub> (V) | WIIN. | TYP. | MAX.  | UNII |
| T <sub>amb</sub> = -40 | to +85 °C; note 1          |                                                                     |                     | •     |      |       | •    |
| V <sub>IH</sub>        | HIGH-level input voltage   |                                                                     | 2.0                 | 1.5   | 1.2  | _     | V    |
|                        |                            |                                                                     | 4.5                 | 3.15  | 2.4  | _     | V    |
|                        |                            |                                                                     | 6.0                 | 4.2   | 3.2  | _     | V    |
| V <sub>IL</sub>        | LOW-level input voltage    |                                                                     | 2.0                 | _     | 0.8  | 0.5   | V    |
|                        |                            |                                                                     | 4.5                 | _     | 2.1  | 1.35  | V    |
|                        |                            |                                                                     | 6.0                 | _     | 2.8  | 1.8   | V    |
| V <sub>OH</sub>        | HIGH-level output voltage  | $V_I = V_{IH}$ or $V_{IL}$                                          |                     |       |      |       |      |
|                        |                            | $I_{O} = -20 \mu\text{A}$                                           | 2.0                 | 1.9   | 2.0  | _     | V    |
|                        |                            | $I_{O} = -20 \mu\text{A}$                                           | 4.5                 | 4.4   | 4.5  | _     | V    |
|                        |                            | $I_{O} = -20 \mu\text{A}$                                           | 6.0                 | 5.9   | 6.0  | _     | V    |
|                        |                            | $I_{O} = -4.0 \text{ mA}$                                           | 4.5                 | 3.84  | 4.32 | _     | V    |
|                        |                            | $I_{O} = -5.2 \text{ mA}$                                           | 6.0                 | 5.34  | 5.81 | _     | V    |
| V <sub>OL</sub>        | LOW-level output voltage   | $V_I = V_{IH}$ or $V_{IL}$                                          |                     |       |      |       |      |
|                        |                            | I <sub>O</sub> = 20 μA                                              | 2.0                 | _     | 0    | 0.1   | V    |
|                        |                            | I <sub>O</sub> = 20 μA                                              | 4.5                 | _     | 0    | 0.1   | V    |
|                        |                            | I <sub>O</sub> = 20 μA                                              | 6.0                 | _     | 0    | 0.1   | V    |
|                        |                            | $I_{O} = 4.0 \text{ mA}$                                            | 4.5                 | _     | 0.15 | 0.33  | V    |
|                        |                            | I <sub>O</sub> = 5.2 mA                                             | 6.0                 | _     | 0.16 | 0.33  | V    |
| I <sub>LI</sub>        | input leakage current      | $V_I = V_{CC}$ or GND                                               | 6.0                 | _     | _    | ±1.0  | μΑ   |
| I <sub>OZ</sub>        | 3-state output OFF current | $V_I = V_{IH} \text{ or } V_{IL};$<br>$V_O = V_{CC} \text{ or GND}$ | 6.0                 | _     | _    | ±.5.0 | μА   |
| Icc                    | quiescent supply current   | $V_I = V_{CC}$ or GND; $I_O = 0$                                    | 6.0                 | _     | _    | 20    | μΑ   |

# Quad 2-input NAND gate

74HC00; 74HCT00

| CVMDOL                 | DADAMETER                  | TEST CONDITIO                                                       | NS                  | NAIN! | TVD  | MAY   | LINUT |
|------------------------|----------------------------|---------------------------------------------------------------------|---------------------|-------|------|-------|-------|
| SYMBOL                 | PARAMETER                  | OTHER                                                               | V <sub>CC</sub> (V) | MIN.  | TYP. | MAX.  | UNIT  |
| T <sub>amb</sub> = -40 | to +125 °C                 |                                                                     |                     |       |      | •     | 1     |
| V <sub>IH</sub>        | HIGH-level input voltage   |                                                                     | 2.0                 | 1.5   | _    | _     | V     |
|                        |                            |                                                                     | 4.5                 | 3.15  | _    | _     | V     |
|                        |                            |                                                                     | 6.0                 | 4.2   | Ī-   | _     | V     |
| V <sub>IL</sub>        | LOW-level input voltage    |                                                                     | 2.0                 | _     | _    | 0.5   | V     |
|                        |                            |                                                                     | 4.5                 | _     | _    | 1.35  | V     |
|                        |                            |                                                                     | 6.0                 | _     | Ī-   | 1.8   | V     |
| V <sub>OH</sub>        | HIGH-level output voltage  | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub>                 |                     |       |      |       |       |
|                        |                            | $I_{O} = -20 \mu\text{A}$                                           | 2.0                 | 1.9   | -    | _     | V     |
|                        |                            | $I_{O} = -20 \mu\text{A}$                                           | 4.5                 | 4.4   | -    | _     | V     |
|                        |                            | $I_{O} = -20 \mu\text{A}$                                           | 6.0                 | 5.9   | _    | _     | V     |
|                        |                            | $I_{O} = -4.0 \text{ mA}$                                           | 4.5                 | 3.7   | -    | _     | V     |
|                        |                            | $I_{O} = -5.2 \text{ mA}$                                           | 6.0                 | 5.2   | _    | _     | V     |
| V <sub>OL</sub>        | LOW-level output voltage   | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub>                 |                     |       |      |       |       |
|                        |                            | I <sub>O</sub> = 20 μA                                              | 2.0                 | _     | _    | 0.1   | V     |
|                        |                            | I <sub>O</sub> = 20 μA                                              | 4.5                 | _     | -    | 0.1   | V     |
|                        |                            | I <sub>O</sub> = 20 μA                                              | 6.0                 | _     | -    | 0.1   | V     |
|                        |                            | $I_{O} = 4.0 \text{ mA}$                                            | 4.5                 | _     | -    | 0.4   | V     |
|                        |                            | I <sub>O</sub> = 5.2 mA                                             | 6.0                 | _     | -    | 0.4   | V     |
| ILI                    | input leakage current      | V <sub>I</sub> = V <sub>CC</sub> or GND                             | 6.0                 | _     | _    | ±1.0  | μΑ    |
| I <sub>OZ</sub>        | 3-state output OFF current | $V_I = V_{IH} \text{ or } V_{IL};$<br>$V_O = V_{CC} \text{ or GND}$ | 6.0                 | _     | _    | ±10.0 | μΑ    |
| I <sub>CC</sub>        | quiescent supply current   | $V_I = V_{CC}$ or GND; $I_O = 0$                                    | 6.0                 | _     | Ī-   | 40    | μΑ    |

#### Note

<sup>1.</sup> All typical values are measured at  $T_{amb}$  = 25 °C.

# Quad 2-input NAND gate

74HC00; 74HCT00

### Type 74HCT00

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| CVMDOL                 | DADAMETER                           | TEST CONDI                                                                            | TIONS               | NAINI | TVD      | MAY  | LIAUT |
|------------------------|-------------------------------------|---------------------------------------------------------------------------------------|---------------------|-------|----------|------|-------|
| SYMBOL                 | PARAMETER                           | OTHER                                                                                 | V <sub>CC</sub> (V) | MIN.  | TYP.     | MAX. | UNIT  |
| T <sub>amb</sub> = -40 | to +85 °C; note 1                   |                                                                                       | -                   | •     | <u>'</u> |      | •     |
| V <sub>IH</sub>        | HIGH-level input voltage            |                                                                                       | 4.5 to 5.5          | 2.0   | 1.6      | _    | V     |
| V <sub>IL</sub>        | LOW-level input voltage             |                                                                                       | 4.5 to 5.5          | _     | 1.2      | 0.8  | V     |
| V <sub>OH</sub>        | HIGH-level output voltage           | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub>                                   |                     |       |          |      |       |
|                        |                                     | $I_{O} = -20  \mu A$                                                                  | 4.5                 | 4.4   | 4.5      | _    | V     |
|                        |                                     | $I_{O} = -4.0 \text{ mA}$                                                             | 4.5                 | 3.84  | 4.32     | _    | V     |
| V <sub>OL</sub>        | LOW-level output voltage            | $V_I = V_{IH} \text{ or } V_{IL}$                                                     |                     |       |          |      |       |
|                        |                                     | $I_0 = 20 \mu\text{A}$                                                                | 4.5                 | _     | 0        | 0.1  | V     |
|                        |                                     | $I_{O} = 4.0 \text{ mA}$                                                              | 4.5                 | _     | 0.15     | 0.33 | V     |
| ILI                    | input leakage current               | $V_I = V_{CC}$ or GND                                                                 | 5.5                 | _     | _        | ±1.0 | μΑ    |
| I <sub>OZ</sub>        | 3-state output OFF current          | $V_I = V_{IH} \text{ or } V_{IL};$<br>$V_O = V_{CC} \text{ or GND};$<br>$I_O = 0$     | 5.5                 | _     | _        | ±5.0 | μΑ    |
| I <sub>CC</sub>        | quiescent supply current            | $V_I = V_{CC}$ or GND;<br>$I_O = 0$                                                   | 5.5                 | _     | _        | 20   | μΑ    |
| $\Delta I_{CC}$        | additional supply current per input | $V_I = V_{CC} - 2.1 \text{ V};$<br>$I_O = 0$                                          | 4.5 to 5.5          | _     | 150      | 675  | μΑ    |
| T <sub>amb</sub> = -40 | to +125 °C                          |                                                                                       |                     |       | •        | •    |       |
| V <sub>IH</sub>        | HIGH-level input voltage            |                                                                                       | 4.5 to 5.5          | 2.0   | _        | _    | V     |
| V <sub>IL</sub>        | LOW-level input voltage             |                                                                                       | 4.5 to 5.5          | _     | _        | 0.8  | V     |
| V <sub>OH</sub>        | HIGH-level output voltage           | $V_I = V_{IH}$ or $V_{IL}$                                                            |                     |       |          |      |       |
|                        |                                     | $I_{O} = -20 \mu\text{A}$                                                             | 4.5                 | 4.4   | _        | _    | V     |
|                        |                                     | $I_{O} = -4.0 \text{ mA}$                                                             | 4.5                 | 3.7   | _        | _    | V     |
| V <sub>OL</sub>        | LOW-level output voltage            | $V_I = V_{IH}$ or $V_{IL}$                                                            |                     |       |          |      |       |
|                        |                                     | $I_0 = 20 \mu A$                                                                      | 4.5                 | _     | _        | 0.1  | V     |
|                        |                                     | $I_{O} = 4.0 \text{ mA}$                                                              | 4.5                 | _     | _        | 0.4  | V     |
| I <sub>LI</sub>        | input leakage current               | $V_I = V_{CC}$ or GND                                                                 | 5.5                 | _     | _        | ±1.0 | μΑ    |
| l <sub>OZ</sub>        | 3-state output OFF current          | $V_{I} = V_{IH} \text{ or } V_{IL};$ $V_{O} = V_{CC} \text{ or GND};$ $I_{O} = 0$ 5.5 |                     | _     | _        | ±10  | μА    |
| Icc                    | quiescent supply current            | $V_I = V_{CC}$ or GND;<br>$I_O = 0$                                                   | 5.5                 | _     | -        | 40   | μΑ    |
| Δl <sub>CC</sub>       | additional supply current per input | $V_I = V_{CC} - 2.1 \text{ V};$<br>$I_O = 0$                                          | 4.5 to 5.5          | _     | _        | 735  | μΑ    |

#### Note

1. All typical values are measured at  $T_{amb}$  = 25 °C.

### Quad 2-input NAND gate

74HC00; 74HCT00

#### **AC CHARACTERISTICS**

#### **Type 74HC00**

 $GND = 0 \text{ V; } t_r = t_f = 6 \text{ ns; } C_L = 50 \text{ pF.}$ 

| CVMDOL                             | DADAMETED                      | TEST CONDITI | ONS                 | NAINI | TVD  | MAY  | LINUT |  |
|------------------------------------|--------------------------------|--------------|---------------------|-------|------|------|-------|--|
| SYMBOL                             | PARAMETER                      | WAVEFORMS    | V <sub>CC</sub> (V) | MIN.  | TYP. | MAX. | UNIT  |  |
| T <sub>amb</sub> = -40             | to +85 °C; note 1              |              | •                   |       | •    | •    | •     |  |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay nA, nB to nY | see Fig.6    | 2.0                 | _     | 25   | 115  | ns    |  |
|                                    |                                | see Fig.6    | 4.5                 | _     | 9    | 23   | ns    |  |
|                                    |                                | see Fig.6    | 6.0                 | _     | 7    | 20   | ns    |  |
| t <sub>THL</sub> /t <sub>TLH</sub> | output transition time         |              | 2.0                 | _     | 19   | 95   | ns    |  |
|                                    |                                |              | 4.5                 | _     | 7    | 19   | ns    |  |
|                                    |                                |              | 6.0                 | _     | 6    | 16   | ns    |  |
| T <sub>amb</sub> = -40             | to +125 °C                     |              | •                   | •     | •    |      |       |  |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay nA, nB to nY | see Fig.6    | 2.0                 | _     | -    | 135  | ns    |  |
|                                    |                                | see Fig.6    | 4.5                 | _     | -    | 27   | ns    |  |
|                                    |                                | see Fig.6    | 6.0                 | _     | -    | 23   | ns    |  |
| t <sub>THL</sub> /t <sub>TLH</sub> | output transition time         |              | 2.0                 | _     | 1-   | 110  | ns    |  |
|                                    |                                |              | 4.5                 | _     | -    | 22   | ns    |  |
|                                    |                                |              | 6.0                 | _     | Ī-   | 19   | ns    |  |

#### Note

1. All typical values are measured at  $T_{amb}$  = 25 °C.

#### Type 74HCT00

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

| SYMBOL                             | PARAMETER                      | TEST CONDITION | MIN.                | TYP     | MAX. | UNIT   |      |
|------------------------------------|--------------------------------|----------------|---------------------|---------|------|--------|------|
|                                    | PARAWEIER                      | WAVEFORMS      | V <sub>CC</sub> (V) | IVIIIN. | 117  | IVIAA. | UNII |
| T <sub>amb</sub> = -40             | to +85 °C; note 1              |                |                     |         |      |        |      |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay nA, nB to nY | see Fig.6      | 4.5                 | _       | 12   | 24     | ns   |
| t <sub>THL</sub> /t <sub>TLH</sub> | output transition time         |                | 4.5                 | _       | _    | 29     | ns   |
| T <sub>amb</sub> = -40             | to +125 °C                     |                |                     |         |      |        |      |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay nA, nB to nY | see Fig.6      | 4.5                 | _       | _    | 29     | ns   |
| t <sub>THL</sub> /t <sub>TLH</sub> | output transition time         |                | 4.5                 | _       | _    | 22     | ns   |

#### Note

1. All typical values are measured at  $T_{amb}$  = 25 °C.

# Quad 2-input NAND gate

74HC00; 74HCT00

#### **AC WAVEFORMS**



74HC00:  $V_M$  = 50%;  $V_I$  = GND to  $V_{CC}$ . 74HCT00:  $V_M$  = 1.3 V;  $V_I$  = GND to 3 V.

Fig.6 Waveforms showing the input (nA, nB) to output (nY) propagation delays.

# Quad 2-input NAND gate

74HC00; 74HCT00

#### **PACKAGE OUTLINES**

DIP14: plastic dual in-line package; 14 leads (300 mil)

SOT27-1



### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME           | Мн           | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.13   | 0.53<br>0.38   | 0.36<br>0.23   | 19.50<br>18.55   | 6.48<br>6.20     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3  | 0.254 | 2.2                      |
| inches | 0.17      | 0.02                   | 0.13                   | 0.068<br>0.044 | 0.021<br>0.015 | 0.014<br>0.009 | 0.77<br>0.73     | 0.26<br>0.24     | 0.1  | 0.3            | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01  | 0.087                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

| OUTLINE |        | REFER  | ENCES     | EUROPEAN   | ISSUE DATE                      |
|---------|--------|--------|-----------|------------|---------------------------------|
| VERSION | IEC    | JEDEC  | JEITA     | PROJECTION | 1330E DATE                      |
| SOT27-1 | 050G04 | MO-001 | SC-501-14 |            | <del>99-12-27</del><br>03-02-13 |

# Quad 2-input NAND gate

74HC00; 74HCT00

### SO14: plastic small outline package; 14 leads; body width 3.9 mm

SOT108-1



| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С                | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE             | L     | Lp             | Q              | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|--------------|------------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 1.75      | 0.25<br>0.10   | 1.45<br>1.25   | 0.25           | 0.49<br>0.36 | 0.25<br>0.19     | 8.75<br>8.55     | 4.0<br>3.8       | 1.27 | 6.2<br>5.8     | 1.05  | 1.0<br>0.4     | 0.7<br>0.6     | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inches | 0.069     | 0.010<br>0.004 | 0.057<br>0.049 | 0.01           |              | 0.0100<br>0.0075 | 0.35<br>0.34     | 0.16<br>0.15     | 0.05 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 | 0.028<br>0.024 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  |        | REFER  | EUROPEAN | ISSUE DATE |                                 |
|----------|--------|--------|----------|------------|---------------------------------|
| VERSION  | IEC    | JEDEC  | JEITA    | PROJECTION | ISSUE DATE                      |
| SOT108-1 | 076E06 | MS-012 |          |            | <del>99-12-27</del><br>03-02-19 |

# Quad 2-input NAND gate

74HC00; 74HCT00

#### SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm

SOT337-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | b <sub>p</sub> | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|----------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2         | 0.21<br>0.05   | 1.80<br>1.65   | 0.25           | 0.38<br>0.25   | 0.20<br>0.09 | 6.4<br>6.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.4<br>0.9       | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | ENCES | EUROPEAN   | ISSUE DATE                      |
|----------|-----|--------|-------|------------|---------------------------------|
| VERSION  | IEC | JEDEC  | JEITA | PROJECTION | ISSUE DATE                      |
| SOT337-1 |     | MO-150 |       |            | <del>99-12-27</del><br>03-02-19 |

# Quad 2-input NAND gate

74HC00; 74HCT00

### TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm

SOT402-1





#### **DIMENSIONS** (mm are the original dimensions)

| UNIT | . A max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E (2)      | е    | HE         | L | Lp           | Q          | v   | w    | у   | Z (1)        | θ        |
|------|----------|----------------|----------------|----------------|--------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|--------------|----------|
| mm   | 1.1      | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.72<br>0.38 | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                 |
|----------|-----|--------|----------|------------|------------|---------------------------------|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |
| SOT402-1 |     | MO-153 |          |            |            | <del>99-12-27</del><br>03-02-18 |

# Quad 2-input NAND gate

74HC00; 74HCT00

# DHVQFN14: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body 2.5 x 3 x 0.85 mm SOT762-1



#### Note

1. Plastic or metal protrusions of 0.075 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                 |
|----------|-----|--------|----------|------------|------------|---------------------------------|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |
| SOT762-1 |     | MO-241 |          |            |            | <del>02-10-17</del><br>03-01-27 |

### Quad 2-input NAND gate

74HC00; 74HCT00

#### **DATA SHEET STATUS**

| LEVEL | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)(3)</sup> | DEFINITION                                                                                                                                                                                                                                                                                     |
|-------|-------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                      | Development                         | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                    |
| II    | Preliminary data                    | Qualification                       | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                        | Production                          | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

#### **Notes**

- Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### **DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **DISCLAIMERS**

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.



# Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2003

SCA75

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

613508/03/pp17

Date of release: 2003 Jun 30

Document order number: 9397 750 11258

Let's make things better.





